What Is the XCKU035-L1FBVA900I?
The XCKU035-L1FBVA900I is a high-performance, low-power Field Programmable Gate Array (FPGA) manufactured by AMD Xilinx. It belongs to the Xilinx FPGA Kintex UltraScale family — a mid-range device line that delivers an outstanding balance of performance, power efficiency, and cost-effectiveness. Built on TSMC’s 20nm planar process technology, the XCKU035-L1FBVA900I targets demanding applications in 100G networking, wireless infrastructure, medical imaging, video processing, and data centers.
The part number breaks down as follows: XCKU035 identifies the Kintex UltraScale 035 die, L1 denotes the -1L low-power speed grade, FBVA900 specifies the 900-ball Fine-pitch Ball Grid Array (FCBGA) package, and I indicates industrial temperature rating. This combination makes the XCKU035-L1FBVA900I a compelling choice for engineers who need industrial reliability with reduced static power consumption.
XCKU035-L1FBVA900I Key Specifications at a Glance
The table below summarizes the most important technical parameters for the XCKU035-L1FBVA900I:
| Parameter |
Value |
| Manufacturer |
AMD (Xilinx) |
| Part Number |
XCKU035-L1FBVA900I |
| Family |
Kintex UltraScale |
| Process Technology |
20nm |
| Logic Cells (Total) |
444,343 |
| System Logic Cells |
355,474 |
| CLB Look-Up Tables (LUTs) |
204,300 |
| CLB Flip-Flops |
408,600 |
| DSP48E2 Slices |
2,520 |
| Block RAM (Mb) |
21.1 Mb (298 × 36Kb blocks) |
| User I/O Pins |
468 |
| GTH Transceivers |
16 |
| Max Transceiver Speed |
16.3 Gb/s |
| VCCINT Voltage |
0.95V (or 0.90V in -1LV mode) |
| Package |
900-Pin FC-BGA (FBVA900) |
| Package Size |
35mm × 35mm |
| Speed Grade |
-1L (Low Power) |
| Temperature Grade |
Industrial (−40°C to +100°C) |
| RoHS Compliant |
Yes |
Understanding the XCKU035-L1FBVA900I Part Number
Decoding the XCKU035-L1FBVA900I part number is essential for procurement and design verification. Each segment carries specific meaning:
| Segment |
Meaning |
| XC |
Xilinx Commercial device prefix |
| KU |
Kintex UltraScale family |
| 035 |
Device density identifier (mid-range tier) |
| L1 |
Speed grade -1L (Low Power variant) |
| FBVA |
Fine-pitch Ball Grid Array (FC-BGA) package type |
| 900 |
900 solder balls / pins |
| I |
Industrial temperature range (−40°C to +100°C) |
The -1L speed grade is a critical differentiator. It operates at either VCCINT = 0.95V (matching standard -1 performance) or VCCINT = 0.90V (lower static power, reduced performance). This dual-voltage capability — sometimes listed as -1LV in Vivado Design Suite when operating at 0.90V — gives designers fine-grained control over the power-performance trade-off.
XCKU035-L1FBVA900I Logic Resources
Configurable Logic Blocks (CLBs)
The XCKU035-L1FBVA900I uses Xilinx’s UltraScale CLB architecture, which provides an ASIC-like design experience. Each CLB contains 8 six-input LUTs and 16 flip-flops, enabling highly efficient implementation of complex digital logic.
| Resource |
Quantity |
| CLB LUTs |
204,300 |
| CLB Flip-Flops |
408,600 |
| Distributed RAM (Kb) |
9,180 |
| CLBs |
30,450 |
DSP Performance
The XCKU035-L1FBVA900I contains 2,520 DSP48E2 slices, each capable of executing a full multiply-accumulate (MAC) operation in a single clock cycle. This makes it well-suited for signal processing workloads that require high arithmetic throughput, such as radar processing, software-defined radio (SDR), and FIR/IIR filter banks.
Block RAM
With 21.1 Mb of on-chip block RAM organized in 298 dual-port 36Kb tiles, the XCKU035-L1FBVA900I supports wide, high-bandwidth internal memory buffers. Each BRAM tile can be configured as either one 36Kb block or two independent 18Kb blocks, offering flexible memory mapping for packet buffers, FIFOs, and look-up tables.
XCKU035-L1FBVA900I I/O and Connectivity
High-Performance I/O Banks
The XCKU035-L1FBVA900I provides 468 user I/O pins across multiple high-performance (HP) I/O banks. These banks support a wide range of single-ended and differential I/O standards, enabling seamless interfacing with external memory, FMC modules, and peripheral devices.
| I/O Feature |
Detail |
| User I/O Count |
468 |
| I/O Bank Type |
High Performance (HP) |
| Supported Standards |
LVCMOS, LVDS, SSTL, HSUL, POD, and more |
| Max VCCO |
1.8V (HP banks) |
| Max I/O Data Rate |
1,600 Mb/s (DDR) |
GTH Serial Transceivers
The 16 GTH transceivers integrated into the XCKU035-L1FBVA900I operate at up to 16.3 Gb/s per lane. These transceivers support industry-standard protocols out of the box, including PCIe Gen3, 10G/40G/100G Ethernet, CPRI, SRIO, and Interlaken. The transceivers feature built-in equalization, clock data recovery (CDR), and channel bonding for multi-lane applications.
| Transceiver Feature |
Specification |
| Transceiver Type |
GTH |
| Number of Transceivers |
16 |
| Maximum Line Rate |
16.3 Gb/s |
| Minimum Line Rate |
0.5 Gb/s |
| Supported Protocols |
PCIe Gen3, 10GbE, 40GbE, CPRI, SRIO |
XCKU035-L1FBVA900I Package and Pinout
900-Pin FCBGA Package (FBVA900)
The XCKU035-L1FBVA900I is housed in a 35mm × 35mm, 900-ball Fine-pitch Chip-Scale BGA (FCBGA) package with a 1.0mm ball pitch. This compact form factor supports high-density PCB designs while maintaining good thermal and signal integrity characteristics. The FBVA900 package is footprint-compatible with other Kintex UltraScale and Virtex UltraScale devices in the same package, enabling scalability within a family without PCB redesign.
| Package Parameter |
Value |
| Package Type |
FCBGA (Fine-pitch BGA) |
| Package Code |
FBVA900 |
| Ball Count |
900 |
| Ball Pitch |
1.0 mm |
| Package Body Size |
35mm × 35mm |
| Mounting Type |
Surface Mount (SMD) |
| Height (max) |
2.325 mm |
PCB Design Considerations for XCKU035-L1FBVA900I
When designing PCBs for the XCKU035-L1FBVA900I, engineers should account for the following:
- Power delivery: Use dedicated power planes for VCCINT (0.95V), VCCAUX (1.8V), and VCCO (variable) supply rails.
- Decoupling capacitors: Place low-ESL ceramic capacitors within 0.5mm of each power ball.
- Thermal management: The device can operate up to 100°C junction temperature; adequate copper pours and thermal vias are recommended.
- Signal integrity: Differential pairs for GTH transceivers require controlled impedance routing (100Ω differential).
Power Characteristics of the XCKU035-L1FBVA900I
Low-Power -1L Speed Grade
The -1L speed grade is specifically screened for reduced maximum static power compared to standard -1 or -2 devices. When configured to operate at VCCINT = 0.90V (Vivado -1LV mode), the XCKU035-L1FBVA900I achieves its lowest static power floor — ideal for power-sensitive industrial and embedded applications.
| Power Supply |
Voltage Range |
Typical Use |
| VCCINT |
0.90V / 0.95V |
Core logic, CLBs, BRAM |
| VCCAUX |
1.8V |
Auxiliary circuits |
| VCCO (HP banks) |
1.2V – 1.8V |
I/O output drivers |
| MGTAVCC |
1.0V |
GTH transceiver analog |
| MGTAVTT |
1.2V |
GTH termination |
Use the Xilinx Power Estimator (XPE) tool and Vivado’s power analysis feature to accurately estimate dynamic power for your specific design before committing to a power supply architecture.
Supported Protocols and Applications
Target Applications for the XCKU035-L1FBVA900I
The XCKU035-L1FBVA900I excels across a broad spectrum of high-performance embedded applications:
| Application Domain |
Use Case |
| 100G Networking |
Packet processing, traffic management, OTN framing |
| Wireless Infrastructure |
CPRI/eCPRI fronthaul, DFE, beamforming |
| Medical Imaging |
MRI/CT reconstruction, ultrasound signal processing |
| Video & Broadcast |
8K/4K video processing, HEVC encoding, SDI interfacing |
| Data Center |
SmartNIC acceleration, hardware offload |
| Defense & Aerospace |
Radar signal processing, SIGINT, EW systems |
| Test & Measurement |
High-speed data capture, protocol analysis |
Compatible IP Cores and Vivado Support
The XCKU035-L1FBVA900I is fully supported by the Xilinx Vivado Design Suite, including synthesis, place-and-route, timing closure, and bitstream generation. Verified soft-IP cores available for this device include 100G Ethernet MAC (CMAC), PCIe Gen3 x8 Endpoint, DDR4/LPDDR4 Memory Controllers, and the JESD204B high-speed data converter interface.
XCKU035-L1FBVA900I vs. Related Kintex UltraScale Variants
The table below compares the XCKU035-L1FBVA900I with closely related variants to help you select the right part:
| Part Number |
Speed Grade |
Logic Cells |
I/O |
Package |
Temp Grade |
| XCKU035-1FBVA900I |
-1 (Standard) |
444,343 |
468 |
900 FCBGA |
Industrial |
| XCKU035-2FBVA900I |
-2 (Mid) |
444,343 |
468 |
900 FCBGA |
Industrial |
| XCKU035-L1FBVA900I |
-1L (Low Power) |
444,343 |
468 |
900 FCBGA |
Industrial |
| XCKU035-L1FBVA900E |
-1L (Low Power) |
444,343 |
468 |
900 FCBGA |
Extended |
| XCKU035-L1FBVA676I |
-1L (Low Power) |
444,343 |
312 |
676 FCBGA |
Industrial |
| XCKU040-L1FBVA900I |
-1L (Low Power) |
530,250 |
468 |
900 FCBGA |
Industrial |
The XCKU035-L1FBVA900I is footprint-compatible with the XCKU040-L1FBVA900I, allowing a density upgrade without PCB modifications — a key advantage during product scaling.
Ordering Information
| Field |
Value |
| Manufacturer Part Number |
XCKU035-L1FBVA900I |
| Manufacturer |
AMD (Xilinx) |
| DigiKey Part Number |
1921-XCKU035-L1FBVA900I-ND |
| Category |
Embedded – FPGAs (Field Programmable Gate Array) |
| Series |
Kintex UltraScale |
| RoHS Status |
RoHS Compliant |
| Export Control (ECCN) |
3A001.a.7.b |
| HTSUS Code |
8542.39.00.01 |
Frequently Asked Questions About the XCKU035-L1FBVA900I
What does the “L1” mean in XCKU035-L1FBVA900I?
The L1 refers to the -1L low-power speed grade. This speed grade operates at VCCINT = 0.95V with the same timing performance as a standard -1 device, or at VCCINT = 0.90V for reduced static power (listed as -1LV in Vivado tools).
What is the maximum operating temperature for the XCKU035-L1FBVA900I?
The I suffix at the end of the part number indicates an industrial temperature rating, covering a junction temperature range of −40°C to +100°C (Tj). This makes it suitable for harsh industrial, telecommunications, and embedded computing environments.
How many transceivers does the XCKU035-L1FBVA900I have?
The XCKU035-L1FBVA900I has 16 GTH transceivers, each supporting line rates from 0.5 Gb/s up to 16.3 Gb/s. They are grouped into quads and support protocols such as PCIe Gen3, 10G/40G/100G Ethernet, CPRI, and Interlaken.
Is the XCKU035-L1FBVA900I RoHS compliant?
Yes. The XCKU035-L1FBVA900I is fully RoHS compliant and uses lead-free solder balls in its FCBGA package.
What design tools support the XCKU035-L1FBVA900I?
The device is supported by the Xilinx Vivado Design Suite (version 2015.4 or later for production use). AMD also provides free IP cores, reference designs, and simulation models through its IP Catalog and the Kintex UltraScale product documentation portal.
Summary
The XCKU035-L1FBVA900I is a versatile, industrial-grade Kintex UltraScale FPGA that delivers a compelling mix of logic density, DSP throughput, and serial connectivity in a compact 900-pin FCBGA package. Its -1L low-power speed grade, dual-voltage VCCINT support, 16 GTH transceivers at 16.3 Gb/s, and 2,520 DSP slices make it an excellent choice for engineers designing next-generation networking, wireless, imaging, and embedded processing systems. The industrial temperature range and RoHS compliance further extend its suitability for mission-critical, long-lifecycle deployments.